#----------------------------------------------------------- # Vivado v2016.4 (64-bit) # SW Build 1733598 on Wed Dec 14 22:35:42 MST 2016 # IP Build 1731160 on Wed Dec 14 23:47:21 MST 2016 # Start of session at: Fri Nov 24 11:24:18 2017 # Process ID: 4790 # Current directory: /home/hakta/Documents/blockout/blockout.runs/clk_100to25MHz_synth_1 # Command line: vivado -log clk_100to25MHz.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source clk_100to25MHz.tcl # Log file: /home/hakta/Documents/blockout/blockout.runs/clk_100to25MHz_synth_1/clk_100to25MHz.vds # Journal file: /home/hakta/Documents/blockout/blockout.runs/clk_100to25MHz_synth_1/vivado.jou #----------------------------------------------------------- source clk_100to25MHz.tcl -notrace Starting RTL Elaboration : Time (s): cpu = 00:00:06 ; elapsed = 00:00:06 . Memory (MB): peak = 1084.973 ; gain = 157.082 ; free physical = 15706 ; free virtual = 17117 INFO: [Synth 8-638] synthesizing module 'clk_100to25MHz' [/home/hakta/Documents/blockout/blockout.srcs/sources_1/ip/clk_100to25MHz/clk_100to25MHz.v:70] INFO: [Synth 8-638] synthesizing module 'clk_100to25MHz_clk_wiz' [/home/hakta/Documents/blockout/blockout.srcs/sources_1/ip/clk_100to25MHz/clk_100to25MHz_clk_wiz.v:68] INFO: [Synth 8-638] synthesizing module 'IBUF' [/opt/Xilinx/Vivado/2016.4/scripts/rt/data/unisim_comp.v:14146] INFO: [Synth 8-256] done synthesizing module 'IBUF' (1#1) [/opt/Xilinx/Vivado/2016.4/scripts/rt/data/unisim_comp.v:14146] INFO: [Synth 8-638] synthesizing module 'MMCME2_ADV' [/opt/Xilinx/Vivado/2016.4/scripts/rt/data/unisim_comp.v:20414] INFO: [Synth 8-256] done synthesizing module 'MMCME2_ADV' (2#1) [/opt/Xilinx/Vivado/2016.4/scripts/rt/data/unisim_comp.v:20414] INFO: [Synth 8-638] synthesizing module 'BUFG' [/opt/Xilinx/Vivado/2016.4/scripts/rt/data/unisim_comp.v:607] INFO: [Synth 8-256] done synthesizing module 'BUFG' (3#1) [/opt/Xilinx/Vivado/2016.4/scripts/rt/data/unisim_comp.v:607] INFO: [Synth 8-256] done synthesizing module 'clk_100to25MHz_clk_wiz' (4#1) [/home/hakta/Documents/blockout/blockout.srcs/sources_1/ip/clk_100to25MHz/clk_100to25MHz_clk_wiz.v:68] INFO: [Synth 8-256] done synthesizing module 'clk_100to25MHz' (5#1) [/home/hakta/Documents/blockout/blockout.srcs/sources_1/ip/clk_100to25MHz/clk_100to25MHz.v:70] Finished RTL Elaboration : Time (s): cpu = 00:00:07 ; elapsed = 00:00:07 . Memory (MB): peak = 1126.449 ; gain = 198.559 ; free physical = 15662 ; free virtual = 17073 Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:07 ; elapsed = 00:00:07 . Memory (MB): peak = 1126.449 ; gain = 198.559 ; free physical = 15662 ; free virtual = 17073 INFO: [Device 21-403] Loading part xc7z020clg484-1 Constraint Validation Runtime : Time (s): cpu = 00:00:00.01 ; elapsed = 00:00:00 . Memory (MB): peak = 1388.270 ; gain = 0.000 ; free physical = 15462 ; free virtual = 16873 Finished Constraint Validation : Time (s): cpu = 00:00:15 ; elapsed = 00:00:16 . Memory (MB): peak = 1388.270 ; gain = 460.379 ; free physical = 15460 ; free virtual = 16871 Finished Loading Part and Timing Information : Time (s): cpu = 00:00:15 ; elapsed = 00:00:16 . Memory (MB): peak = 1388.270 ; gain = 460.379 ; free physical = 15460 ; free virtual = 16871 Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:15 ; elapsed = 00:00:16 . Memory (MB): peak = 1388.270 ; gain = 460.379 ; free physical = 15460 ; free virtual = 16871 Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:15 ; elapsed = 00:00:16 . Memory (MB): peak = 1388.270 ; gain = 460.379 ; free physical = 15460 ; free virtual = 16871 Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1388.270 ; gain = 460.379 ; free physical = 15460 ; free virtual = 16871 Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:22 ; elapsed = 00:00:23 . Memory (MB): peak = 1410.266 ; gain = 482.375 ; free physical = 15433 ; free virtual = 16844 Finished Timing Optimization : Time (s): cpu = 00:00:22 ; elapsed = 00:00:23 . Memory (MB): peak = 1410.266 ; gain = 482.375 ; free physical = 15433 ; free virtual = 16844 Finished Technology Mapping : Time (s): cpu = 00:00:22 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.281 ; gain = 491.391 ; free physical = 15425 ; free virtual = 16836 Finished IO Insertion : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 Finished Renaming Generated Instances : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 Finished Renaming Generated Ports : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 Finished Handling Custom Attributes : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 Finished Renaming Generated Nets : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 Report Cell Usage: +------+-----------+------+ | |Cell |Count | +------+-----------+------+ |1 |BUFG | 2| |2 |MMCME2_ADV | 1| |3 |IBUF | 1| +------+-----------+------+ Finished Writing Synthesis Report : Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1419.285 ; gain = 491.395 ; free physical = 15424 ; free virtual = 16835 synth_design: Time (s): cpu = 00:00:23 ; elapsed = 00:00:23 . Memory (MB): peak = 1754.430 ; gain = 751.035 ; free physical = 15108 ; free virtual = 16509